Low-Voltage CMOS Log Companding Analog Design

Low-Voltage CMOS Log Companding Analog Design PDF Author: Francisco Serra-Graells
Publisher: Springer Science & Business Media
ISBN: 0306487217
Category : Technology & Engineering
Languages : en
Pages : 209

Get Book Here

Book Description
Low-Voltage CMOS Log Companding Analog Design presents in detail state-of-the-art analog circuit techniques for the very low-voltage and low-power design of systems-on-chip in CMOS technologies. The proposed strategy is mainly based on two bases: the Instantaneous Log Companding Theory, and the MOSFET operating in the subthreshold region. The former allows inner compression of the voltage dynamic-range for very low-voltage operation, while the latter is compatible with CMOS technologies and suitable for low-power circuits. The required background on the specific modeling of the MOS transistor for Companding is supplied at the beginning. Following this general approach, a complete set of CMOS basic building blocks is proposed and analyzed for a wide variety of analog signal processing. In particular, the covered areas include: amplification and AGC, arbitrary filtering, PTAT generation, and pulse duration modulation (PDM). For each topic, several case studies are considered to illustrate the design methodology. Also, integrated examples in 1.2um and 0.35um CMOS technologies are reported to verify the good agreement between design equations and experimental data. The resulting analog circuit topologies exhibit very low-voltage (i.e. 1V) and low-power (few tenths of uA) capabilities. Apart from these specific design examples, a real industrial application in the field of hearing aids is also presented as the main demonstrator of all the proposed basic building blocks. This system-on-chip exhibits true 1V operation, high flexibility through digital programmability and very low-power consumption (about 300uA including the Class-D amplifier). As a result, the reported ASIC can meet the specifications of a complete family of common hearing aid models. In conclusion, this book is addressed to both industry ASIC designers who can apply its contents to the synthesis of very low-power systems-on-chip in standard CMOS technologies, as well as to the teachers of modern circuit design in electronic engineering.

Low-Voltage CMOS Log Companding Analog Design

Low-Voltage CMOS Log Companding Analog Design PDF Author: Francisco Serra-Graells
Publisher: Springer Science & Business Media
ISBN: 0306487217
Category : Technology & Engineering
Languages : en
Pages : 209

Get Book Here

Book Description
Low-Voltage CMOS Log Companding Analog Design presents in detail state-of-the-art analog circuit techniques for the very low-voltage and low-power design of systems-on-chip in CMOS technologies. The proposed strategy is mainly based on two bases: the Instantaneous Log Companding Theory, and the MOSFET operating in the subthreshold region. The former allows inner compression of the voltage dynamic-range for very low-voltage operation, while the latter is compatible with CMOS technologies and suitable for low-power circuits. The required background on the specific modeling of the MOS transistor for Companding is supplied at the beginning. Following this general approach, a complete set of CMOS basic building blocks is proposed and analyzed for a wide variety of analog signal processing. In particular, the covered areas include: amplification and AGC, arbitrary filtering, PTAT generation, and pulse duration modulation (PDM). For each topic, several case studies are considered to illustrate the design methodology. Also, integrated examples in 1.2um and 0.35um CMOS technologies are reported to verify the good agreement between design equations and experimental data. The resulting analog circuit topologies exhibit very low-voltage (i.e. 1V) and low-power (few tenths of uA) capabilities. Apart from these specific design examples, a real industrial application in the field of hearing aids is also presented as the main demonstrator of all the proposed basic building blocks. This system-on-chip exhibits true 1V operation, high flexibility through digital programmability and very low-power consumption (about 300uA including the Class-D amplifier). As a result, the reported ASIC can meet the specifications of a complete family of common hearing aid models. In conclusion, this book is addressed to both industry ASIC designers who can apply its contents to the synthesis of very low-power systems-on-chip in standard CMOS technologies, as well as to the teachers of modern circuit design in electronic engineering.

VLSI CMOS Subthreshold Log Companding Analog Circuit Techniques for Low-Voltage Applications

VLSI CMOS Subthreshold Log Companding Analog Circuit Techniques for Low-Voltage Applications PDF Author: Francesc Serra Graells
Publisher:
ISBN:
Category : Integrated circuits
Languages : en
Pages :

Get Book Here

Book Description


Design of Low-Voltage CMOS Switched-Opamp Switched-Capacitor Systems

Design of Low-Voltage CMOS Switched-Opamp Switched-Capacitor Systems PDF Author: Vincent S.L. Cheung
Publisher: Springer Science & Business Media
ISBN: 1475737017
Category : Technology & Engineering
Languages : en
Pages : 207

Get Book Here

Book Description
This volume emphasizes the design and development of advanced switched-opamp architectures and techniques for low-voltage low-power switched-capacitor systems. It presents a novel multi-phase switched-opamp technique together with new system architectures that are critical in improving significantly the performance of switched-capacitor systems at low supply voltages.

Low-Power Deep Sub-Micron CMOS Logic

Low-Power Deep Sub-Micron CMOS Logic PDF Author: P. van der Meer
Publisher: Springer Science & Business Media
ISBN: 1402028490
Category : Technology & Engineering
Languages : en
Pages : 165

Get Book Here

Book Description
1. 1 Power-dissipation trends in CMOS circuits Shrinking device geometry, growing chip area and increased data-processing speed performance are technological trends in the integrated circuit industry to enlarge chip functionality. Already in 1965 Gordon Moore predicted that the total number of devices on a chip would double every year until the 1970s and every 24 months in the 1980s. This prediction is widely known as "Moore's Law" and eventually culminated in the Semiconductor Industry Association (SIA) technology road map [1]. The SIA road map has been a guide for the in dustry leading them to continued wafer and die size growth, increased transistor density and operating frequencies, and defect density reduction. To mention a few numbers; the die size increased 7% per year, the smallest feature sizes decreased 30% and the operating frequencies doubled every two years. As a consequence of these trends both the number of transistors and the power dissi pation per unit area increase. In the near future the maximum power dissipation per unit area will be reached. Down-scaling of the supply voltage is not only the most effective way to reduce power dissipation in general it also is a necessary precondition to ensure device reliability by reducing electrical fields and device temperature, to prevent device degradation. A draw-back of this solution is an increased signal propa gation delay, which results in a lower data-processing speed performance.

Integrated Circuit and System Design. Power and Timing Modeling, Optimization, and Simulation

Integrated Circuit and System Design. Power and Timing Modeling, Optimization, and Simulation PDF Author: Rene van Leuken
Publisher: Springer Science & Business Media
ISBN: 3642177514
Category : Computers
Languages : en
Pages : 270

Get Book Here

Book Description
This book constitutes the refereed proceedings of the 20th International Conference on Integrated Circuit and System Design, PATMOS 2010, held in Grenoble, France, in September 2010. The 24 revised full papers presented and the 9 extended abstracts were carefully reviewed and are organized in topical sections on design flows; circuit techniques; low power circuits; self-timed circuits; process variation; high-level modeling of poweraware heterogeneous designs in SystemC-AMS; and minalogic.

CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters

CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters PDF Author: Rudy J. van de Plassche
Publisher: Springer Science & Business Media
ISBN: 1475737688
Category : Technology & Engineering
Languages : en
Pages : 628

Get Book Here

Book Description
CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters describes in depth converter specifications like Effective Number of Bits (ENOB), Spurious Free Dynamic Range (SFDR), Integral Non-Linearity (INL), Differential Non-Linearity (DNL) and sampling clock jitter requirements. Relations between these specifications and practical issues like matching of components and offset parameters of differential pairs are derived. CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters describes the requirements of input and signal reconstruction filtering in case a converter is applied into a signal processing system. CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters describes design details of high-speed A/D and D/A converters, high-resolution A/D and D/A converters, sample-and-hold amplifiers, voltage and current references, noise-shaping converters and sigma-delta converters, technology parameters and matching performance, comparators and limitations of comparators and finally testing of converters.

Systematic Design of Analog IP Blocks

Systematic Design of Analog IP Blocks PDF Author: Jan Vandenbussche
Publisher: Springer Science & Business Media
ISBN: 1475737076
Category : Technology & Engineering
Languages : en
Pages : 205

Get Book Here

Book Description
This book introduces a design methodology that can help to bridge the productivity gap. Two different types of designs, depending on the design challenge, have been identified. To validate the presented methodologies, the authors have selected and designed accordingly three different industrial-strength applications.

Wideband Low Noise Amplifiers Exploiting Thermal Noise Cancellation

Wideband Low Noise Amplifiers Exploiting Thermal Noise Cancellation PDF Author: Federico Bruccoleri
Publisher: Springer Science & Business Media
ISBN: 1402031882
Category : Technology & Engineering
Languages : en
Pages : 191

Get Book Here

Book Description
Low Noise Amplifiers (LNAs) are commonly used to amplify signals that are too weak for direct processing for example in radio or cable receivers. Traditionally, low noise amplifiers are implemented via tuned amplifiers, exploiting inductors and capacitors in resonating LC-circuits. This can render very low noise but only in a relatively narrow frequency band close to resonance. There is a clear trend to use more bandwidth for communication, both via cables (e.g. cable TV, internet) and wireless links (e.g. satellite links and Ultra Wideband Band). Hence wideband low-noise amplifier techniques are very much needed. Wideband Low Noise Amplifiers Exploiting Thermal Noise Cancellation explores techniques to realize wideband amplifiers, capable of impedance matching and still achieving a low noise figure well below 3dB. This can be achieved with a new noise cancelling technique as described in this book. By using this technique, the thermal noise of the input transistor of the LNA can be cancelled while the wanted signal is amplified! The book gives a detailed analysis of this technique and presents several new amplifier circuits. This book is directly relevant for IC designers and researchers working on integrated transceivers. Although the focus is on CMOS circuits, the techniques can just as well be applied to other IC technologies, e.g. bipolar and GaAs, and even in discrete component technologies.

Mixed-Signal Layout Generation Concepts

Mixed-Signal Layout Generation Concepts PDF Author: Chieh Lin
Publisher: Springer Science & Business Media
ISBN: 030648725X
Category : Computers
Languages : en
Pages : 210

Get Book Here

Book Description
This title covers important physical-design issues that exist in contemporary analogue and mixed-signal design flows. The authors bring together many principles and techniques required to successfully develop and implement layout generation tools to accommodate many mixed-signal layout generation needs.

Operational Amplifier Speed and Accuracy Improvement

Operational Amplifier Speed and Accuracy Improvement PDF Author: Vadim V. Ivanov
Publisher: Springer Science & Business Media
ISBN: 1402025173
Category : Technology & Engineering
Languages : en
Pages : 204

Get Book Here

Book Description
Operational Amplifier Speed and Accuracy Improvement proposes a new methodology for the design of analog integrated circuits. The usefulness of this methodology is demonstrated through the design of an operational amplifier. This methodology consists of the following iterative steps: description of the circuit functionality at a high level of abstraction using signal flow graphs; equivalent transformations and modifications of the graph to the form where all important parameters are controlled by dedicated feedback loops; and implementation of the structure using a library of elementary cells. Operational Amplifier Speed and Accuracy Improvement shows how to choose structures and design circuits which improve an operational amplifier's important parameters such as speed to power ratio, open loop gain, common-mode voltage rejection ratio, and power supply rejection ratio. The same approach is used to design clamps and limiting circuits which improve the performance of the amplifier outside of its linear operating region, such as slew rate enhancement, output short circuit current limitation, and input overload recovery.