Low-Power High-Speed ADCs for Nanometer CMOS Integration

Low-Power High-Speed ADCs for Nanometer CMOS Integration PDF Author: Zhiheng Cao
Publisher: Springer Science & Business Media
ISBN: 1402084501
Category : Technology & Engineering
Languages : en
Pages : 95

Get Book Here

Book Description
Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested. 1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input. 2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash. 3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.

Low-Power High-Speed ADCs for Nanometer CMOS Integration

Low-Power High-Speed ADCs for Nanometer CMOS Integration PDF Author: Zhiheng Cao
Publisher: Springer Science & Business Media
ISBN: 1402084501
Category : Technology & Engineering
Languages : en
Pages : 95

Get Book Here

Book Description
Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested. 1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input. 2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash. 3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.

Low-Power Low-Voltage Sigma-Delta Modulators in Nanometer CMOS

Low-Power Low-Voltage Sigma-Delta Modulators in Nanometer CMOS PDF Author: Libin Yao
Publisher: Springer Science & Business Media
ISBN: 1402041403
Category : Technology & Engineering
Languages : en
Pages : 180

Get Book Here

Book Description
this book is not suitable for the bookstore catalogue

High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications

High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications PDF Author: Weitao Li
Publisher: Springer
ISBN: 3319620126
Category : Technology & Engineering
Languages : en
Pages : 181

Get Book Here

Book Description
This book is a step-by-step tutorial on how to design a low-power, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) integrated CMOS analog-to-digital (AD) converter, to respond to the challenge from the rapid growth of IoT. The discussion includes design techniques on both the system level and the circuit block level. In the architecture level, the power-efficient pipelined AD converter, the hybrid AD converter and the time-interleaved AD converter are described. In the circuit block level, the reference voltage buffer, the opamp, the comparator, and the calibration are presented. Readers designing low-power and high-performance AD converters won’t want to miss this invaluable reference. Provides an in-depth introduction to the newest design techniques for the power-efficient, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) AD converter; Presents three types of power-efficient architectures of the high-resolution and high-speed AD converter; Discusses the relevant circuit blocks (i.e., the reference voltage buffer, the opamp, and the comparator) in two aspects, relaxing the requirements and improving the performance.

Proceedings of International Conference on Advances in Computing

Proceedings of International Conference on Advances in Computing PDF Author: Aswatha Kumar M.
Publisher: Springer Science & Business Media
ISBN: 8132207408
Category : Technology & Engineering
Languages : en
Pages : 1140

Get Book Here

Book Description
This is the first International Conference on Advances in Computing (ICAdC-2012). The scope of the conference includes all the areas of New Theoretical Computer Science, Systems and Software, and Intelligent systems. Conference Proceedings is a culmination of research results, papers and the theory related to all the three major areas of computing mentioned above. Helps budding researchers, graduates in the areas of Computer Science, Information Science, Electronics, Telecommunication, Instrumentation, Networking to take forward their research work based on the reviewed results in the paper by mutual interaction through e-mail contacts in the proceedings.

High-Performance AD and DA Converters, IC Design in Scaled Technologies, and Time-Domain Signal Processing

High-Performance AD and DA Converters, IC Design in Scaled Technologies, and Time-Domain Signal Processing PDF Author: Pieter Harpe
Publisher: Springer
ISBN: 3319079387
Category : Technology & Engineering
Languages : en
Pages : 419

Get Book Here

Book Description
This book is based on the 18 tutorials presented during the 23rd workshop on Advances in Analog Circuit Design. Expert designers present readers with information about a variety of topics at the frontier of analog circuit design, serving as a valuable reference to the state-of-the-art, for anyone involved in analog circuit research and development.

A New Family of CMOS Cascode-Free Amplifiers with High Energy-Efficiency and Improved Gain

A New Family of CMOS Cascode-Free Amplifiers with High Energy-Efficiency and Improved Gain PDF Author: Ricardo Filipe Sereno Póvoa
Publisher: Springer
ISBN: 3319952072
Category : Technology & Engineering
Languages : en
Pages : 153

Get Book Here

Book Description
This book addresses the need for energy-efficient amplifiers, providing gain enhancement strategies, suitable to run in parallel with lower supply voltages, by introducing a new family of single-stage cascode-free amplifiers, with proper design, optimization, fabrication and experimental evaluation. The authors describe several topologies, using the UMC 130 nm CMOS technology node with standard-VT devices, for proof-of-concept, achieving results far beyond what is achievable with a classic single-stage folded-cascode amplifier. Readers will learn about a new family of circuits with a broad range of applications, together with the familiarization with a state-of-the-art electronic design automation methodology used to explore the design space of the proposed circuit family.

Proceedings of the Third International Conference on Microelectronics, Computing and Communication Systems

Proceedings of the Third International Conference on Microelectronics, Computing and Communication Systems PDF Author: Vijay Nath
Publisher: Springer
ISBN: 9811370915
Category : Technology & Engineering
Languages : en
Pages : 673

Get Book Here

Book Description
The book presents high-quality papers from the Third International Conference on Microelectronics, Computing & Communication Systems (MCCS 2018). It discusses the latest technological trends and advances in MEMS and nanoelectronics, wireless communications, optical communication, instrumentation, signal processing, image processing, bioengineering, green energy, hybrid vehicles, environmental science, weather forecasting, cloud computing, renewable energy, RFID, CMOS sensors, actuators, transducers, telemetry systems, embedded systems, and sensor network applications. It includes papers based on original theoretical, practical and experimental simulations, development, applications, measurements, and testing. The applications and solutions discussed in the book provide excellent reference material for future product development.

Low-Power High-Resolution Analog to Digital Converters

Low-Power High-Resolution Analog to Digital Converters PDF Author: Amir Zjajo
Publisher: Springer Science & Business Media
ISBN: 9048197252
Category : Technology & Engineering
Languages : en
Pages : 311

Get Book Here

Book Description
With the fast advancement of CMOS fabrication technology, more and more signal-processing functions are implemented in the digital domain for a lower cost, lower power consumption, higher yield, and higher re-configurability. This has recently generated a great demand for low-power, low-voltage A/D converters that can be realized in a mainstream deep-submicron CMOS technology. However, the discrepancies between lithography wavelengths and circuit feature sizes are increasing. Lower power supply voltages significantly reduce noise margins and increase variations in process, device and design parameters. Consequently, it is steadily more difficult to control the fabrication process precisely enough to maintain uniformity. The inherent randomness of materials used in fabrication at nanoscopic scales means that performance will be increasingly variable, not only from die-to-die but also within each individual die. Parametric variability will be compounded by degradation in nanoscale integrated circuits resulting in instability of parameters over time, eventually leading to the development of faults. Process variation cannot be solved by improving manufacturing tolerances; variability must be reduced by new device technology or managed by design in order for scaling to continue. Similarly, within-die performance variation also imposes new challenges for test methods. In an attempt to address these issues, Low-Power High-Resolution Analog-to-Digital Converters specifically focus on: i) improving the power efficiency for the high-speed, and low spurious spectral A/D conversion performance by exploring the potential of low-voltage analog design and calibration techniques, respectively, and ii) development of circuit techniques and algorithms to enhance testing and debugging potential to detect errors dynamically, to isolate and confine faults, and to recover errors continuously. The feasibility of the described methods has been verified by measurements from the silicon prototypes fabricated in standard 180nm, 90nm and 65nm CMOS technology.

Next-Generation ADCs, High-Performance Power Management, and Technology Considerations for Advanced Integrated Circuits

Next-Generation ADCs, High-Performance Power Management, and Technology Considerations for Advanced Integrated Circuits PDF Author: Andrea Baschirotto
Publisher: Springer Nature
ISBN: 3030252671
Category : Technology & Engineering
Languages : en
Pages : 322

Get Book Here

Book Description
This book is based on the 18 tutorials presented during the 28th workshop on Advances in Analog Circuit Design. Expert designers present readers with information about a variety of topics at the frontier of analog circuit design, including next-generation analog-to-digital converters , high-performance power management systems and technology considerations for advanced IC design. For anyone involved in analog circuit research and development, this book will be a valuable summary of the state-of-the-art in these areas. Provides a summary of the state-of-the-art in analog circuit design, written by experts from industry and academia; Presents material in a tutorial-based format; Includes coverage of next-generation analog-to-digital converters, high-performance power management systems, and technology considerations for advanced IC design.

THz and Sub-THz CMOS Electronics for High-Speed Telecommunication

THz and Sub-THz CMOS Electronics for High-Speed Telecommunication PDF Author: Carl D’heer
Publisher: Springer Nature
ISBN: 3031644395
Category :
Languages : en
Pages : 417

Get Book Here

Book Description